## Corrected Copy

## IMPERIAL COLLEGE OF SCIENCE, TECHNOLOGY AND MEDICINE

### **EXAMINATIONS 2011**

BEng Honours Degree in Computing Part II
MEng Honours Degrees in Computing Part II
BEng Honours Degree in Information Systems Engineering Part II
MEng Honours Degree in Information Systems Engineering Part II
for Internal Students of the Imperial College of Science, Technology and Medicine

This paper is also taken for the relevant examinations for the Associateship of the City and Guilds of London Institute

PAPER C210=E2.13

### COMPUTER ARCHITECTURE

Friday 20 May 2011, 14:30 Duration: 75 minutes (Reading time 5 minutes)

Answer ALL TWO questions

Paper contains 2 questions Calculators required

### Section A (Use a separate answer book for this Section)

The processor P1 takes16-bit instructions. Bits 0-3 are the opcode, bits 4-5 indicate a register in a register file, and the remaining 10 bits are used as address or data. The architecture of P1 is shown below. The registers PC, IR, MDR, A1 and A2 retain their value unless their "write" input is 1. When "ALU control" is 1, the ALU performs A<sub>1</sub>+A<sub>2</sub>; otherwise it performs A<sub>1</sub>-A<sub>2</sub>. The register file and memory have separate signals for reading and writing. The "index" input selects a register.



- a The "load" instruction for P1 takes 3 cycles. In cycle 1, PC is incremented and the instruction is fetched to IR. In cycle 2, bits 6-15 from IR is extended by UX to be a 16-bit address for the memory, and the content from this address is stored in MDR. In cycle 3, the value in MDR is stored in a register in the register file. What are the values of the control signals C<sub>1</sub>, C<sub>2</sub>, C<sub>3</sub>, M<sub>read</sub>, M<sub>write</sub>, R<sub>read</sub>, R<sub>write</sub> etc in each cycle for the "load" instruction? No need to specify a control signal if its value is zero.
- b The "add" instruction for P1 adds the value from a register to a value from memory with the 10 bits in the instruction as address. How many cycles does the "add" instruction take? What are the values of the control signals in each cycle?
- c The ALU status signal "A<sub>1</sub>=0" becomes 1 when the value from A<sub>1</sub> is 0. The "ifzero" instruction for P1 jumps to a memory address given by the 10 bits in the instruction if a given register is zero. How many cycles does the "if-zero" instruction take? What are the values of the control signals in each cycle?
- d The "load-immediate" instruction takes the 10-bit field in the instruction as an unsigned number and loads it into a given register. Modify P1 to support this instruction, and describe the control signals in each cycle for this instruction.

The four parts carry, respectively, 15%, 25%, 20%, 40% of the marks.

# Section B (Use a separate answer book for this Section)

- 2a i) What is the main goal of pipelining processor data-paths?
  - ii) What is the key problem when adding pipelining to a processor, and what are the three main classifications of this problem?
- b The data-path for a small specialised 32-bit processor is built from logic primitives with the following latencies:

| Component             | Delay |
|-----------------------|-------|
| Instruction Memory    | 10 ns |
| Register File         | 8 ns  |
| Adder                 | 8 ns  |
| Multiplier            | 40 ns |
| Dynamic Shifter       | 10 ns |
| Two-Input Multiplexor | 2 ns  |

The processor supports exactly four instructions: addition, multiplication, left shift, and move (register-register copy). The program counter is 12 bits wide, and the instruction memory contains 4096 words.

- i) What is the minimum clock period of the processor if it is not pipelined?
- ii) What is the maximum clock rate if the processor is pipelined into fetch, decode, and execute stages?
- c It has been suggested that a direct-mapped instruction cache with 64 one-word blocks be added to the non-pipelined processor. The cache reduces the instruction fetch time to 5ns, and for cache misses the processor stalls for one cycle and is guaranteed to get a cache hit for the same instruction in the next cycle.
  - i) For a cache hit-rate p, calculate the average execution time per instruction of the non-pipelined processor with instruction cache.
  - ii) Given the restricted instruction set of the processor, discuss whether the instruction cache makes sense in this case.

The three parts carry, respectively, 30%, 30%, and 40% of the marks.

| Department of Computing Examinations — 2010–2011 Session  MODEL ANSWER and MARKING SCHEME  First Examiner  Paper Code (C) (C) |                                                                                                                                                    |                                    |        |
|-------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|--------|
|                                                                                                                               |                                                                                                                                                    |                                    |        |
| -                                                                                                                             | nd Examiner d. thomas                                                                                                                              | Question / Page / out of /         |        |
| Quest                                                                                                                         | tion labels in left margin                                                                                                                         | Mark allocations in right r        | nargir |
| la                                                                                                                            | For the load instruction,  cycle 1: C1=1, C3=0, Mread = 1Rw  2: C1=0, Mread = MDR write  3: C2=0, Rwrite = 1                                       | rite = PC unite = 1, the rest zero | 3      |
| 6                                                                                                                             | 4 cycles for the add instruction  Cycle 1: as in load instr.  Cycle 2: Mread = MDR write =  Cycle 3: Rread = Armite =  Cycle 4: G = Rwrite = ALU C | $A_2$ unite = 1                    | 5      |
| С                                                                                                                             | 3 cycles for the if zero instructed in the cycle 1: as in load instructed cycle 2: Rread = A1 write cycle 3: C3 = PC unite = 1                     | Y .                                | 4      |
| d                                                                                                                             | To support the "load wined<br>(a) connect output of UX next<br>(b) change C2, control for M2, to<br>output of M2 becomes to                        | to M, to the input of M2           | 4      |
|                                                                                                                               | Cycle 1: as in load instruc<br>cycle 2: Runite = 1, $C_2 = 2$                                                                                      | MI I                               | 4      |

| Department of Computing Examinations - 2010 | - 2011 Session   | Confidential |  |  |
|---------------------------------------------|------------------|--------------|--|--|
| MODEL ANSWERS and MARKING SCHEME            |                  |              |  |  |
| First Examiner: David Thomas                | Second Examiner: | Wayne Luk    |  |  |
| Paper: 210=E2.13 - Computer Architecture    | Question: 2      | Page 1 of 2  |  |  |

2a i) What is the main goal of pipelining processor data-paths?

Increase clock rate / instructions per second, by breaking execution of each instruction across multiple cycles.

#### Marks:

2

ii) What is the key problem when adding pipelining to a processor, and what are the three main classifications of this problem?

Hazards mean one instructions may not be completed per cycle.

Data hazards; Control hazards; Structural hazard.

#### Marks:

4

b The data-path for a small specialised 32-bit processor is built from logic primitives with the following latencies:

| Component             | Delay |
|-----------------------|-------|
| Instruction Memory    | 10 ns |
| Register File         | 8 ns  |
| Adder                 | 8 ns  |
| Multiplier            | 40 ns |
| Dynamic Shifter       | 10 ns |
| Two-Input Multiplexor | 2 ns  |

The processor supports exactly four instructions: addition, multiplication, left shift, and move (register-register copy). The program counter is 12 bits wide, and the instruction memory contains 4096 words.

i) What is the minimum cycle time of the processor if it is not pipelined?

$$D(CPU) = D(instr\$) + D(reg) + D(ALU)$$

D(ALU) = multiply or shift or add or copy.

$$= 10 + 8 + \max(40, \max(\max(8, 0) + 2, 10) + 2) + 2 \tag{1}$$

$$= 10 + 8 + 42 \tag{2}$$

$$=60 (3)$$

The PC update is irrelevant here, as it is only every incremented, and there is no direct connection between data-path and control.

Marks:

3

| Department of Computing Examinations - 2010 | - 2011 Session | Confidential   |  |  |
|---------------------------------------------|----------------|----------------|--|--|
| MODEL ANSWERS and MARKING SCHEME            |                |                |  |  |
| First Examiner: David Thomas                | Second Exami   | ner: Wayne Luk |  |  |
| Paper: 210=E2.13 - Computer Architecture    | Question: 2    | Page 2 of 2    |  |  |

ii) What is the maximum clock rate if the processor is pipelined into fetch, decode, and execute stages?

$$= 10^{9} / \max[10, 8, \max(40, \max(10, \max(8, 0) + 2) + 2) + 2]$$
(4)  
= 10<sup>9</sup>/42 (5)  
= 23.809523MHz (6)

Marks:

3

- c It has been suggested that a direct-mapped instruction cache with 64 one-word blocks be added to the non-pipelined processor. The cache reduces the instruction fetch time to 5ns, and for cache misses the processor stalls for one cycle and is guaranteed to get a cache hit for the same instruction in the next cycle.
  - i) For a cache hit-rate p, calculate the average cycles per instruction of the non-pipelined processor with instruction cache.

$$CPI = (60 - 5) * (p + (1 - p) * 2)$$
(7)

$$= 55 * (p + 2 - 2 * p)$$
 (8)

$$= 55 * (2 - p) \tag{9}$$

$$= 110 - 55p \tag{10}$$

If they realise that p = 0 at this stage and reduce to 110 then that is fine, as long as they indicate when they substitute.

Marks:

4

ii) Given the restricted instruction set of the processor, discuss whether the instruction cache makes sense in this case.

There are no jump instructions, so the program-counter can only increase. The program repeats every 4096 instructions, which is larger than the cache, and so the cache never hits.

So p = 0 and the instruction cache halves the performance of the processor.

Marks:

4

The three parts carry, respectively, 30%, 30%, and 40% of the marks.